

## AMD EPYC™ ROADMAP





PERFORMANCE LEADERSHIP

**CONTINUOUS INNOVATION** 

## "ROME" AND "MILAN" BLOCK DIAGRAM

UP TO 9 DIE MCM: UP TO 8 CCD PLUS 1 IO DIE





## "MILAN" KEY PRODUCT FEATURES



# ▲ Socket Compatible with Improved Performance:

- performance
  improved throughput performance

   Additional AOCC compiler improvements Milan supported in Rome platforms with BIOS update

# AMD EPYC™ ROADMAP: PLATFORM COMPATIBILITY



|        | "Rome"                              | "Milan"                                                                                                         |
|--------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------|
| Socket | SP3                                 | SP3                                                                                                             |
| xGMI   | Rome Optimized: xGMI2 up to 18 GT/s | Rome/Milan Optimized: xGMI2 up to 18 GT/s                                                                       |
|        | Naples Compatible: xGMI1 10.6 GT/s  | suma                                                                                                            |
| Memory | Rome Optimized: up to DDR4-3200     | Rome/Milan Optimized: up to DDR4-3200                                                                           |
|        | Naples Compatible: up to DDR4-2666  | (note: internal fabric clock coupled to the memory clock at max of 1600MHz for improved latency with DDR4-3200) |
| Ю      | Rome Optimized: PCleGen4: 16 GT/s   | Rome/Milan Optimized: PCIe4: 16 GT/s                                                                            |
|        | Naples Compatible: PCleGen3: 8 GT/s |                                                                                                                 |
| BIOS   | Based on AGESA RomePI-SP3           | Based on AGESA MilanPI-SP3                                                                                      |

# "MILAN" MAXIMUM MEMORY FREQUENCY AND CAPACITY – 1 DIMM PER CHANNEL AMD

REFER TO PID 55898, PROCESSOR PROGRAMMING REFERENCE (PPR) AS THE OFFICIAL SOURCE FOR THE MEMORY SUPPORT MATRIX

|                                   | DIMM Population     | DDR4 Frequency MT/s  | Capacity<br>(8 Gbit x4 devices) | Capacity<br>(16 Gbit x4 devices) |
|-----------------------------------|---------------------|----------------------|---------------------------------|----------------------------------|
| DIMM Type                         | DIMM 0              | Rome/Milan platforms | 1 channel / 8 channels          | 1 channel / 8 channels           |
| DDIMANA                           | 1R (1 rank)         | 3200                 | 16GB / 128GB                    | 32GB / 256GB                     |
| RDIMM                             | 2R or 2DR (2 ranks) | 3200                 | 32GB / 256GB                    | 64GB / 512GB                     |
| LRDIMM (dual die package devices) | 4DR (4 ranks)       | 3200                 | 64GB / 512GB                    | 128GB / 1TB                      |
| LDDIMM (2DC dovisos)              | 2S2R (4 ranks)      | 3200                 | 64GB / 512GB                    | 128GB / 1TB                      |
| LRDIMM (3DS devices)              | 2S4R (8 ranks)      | 3200                 | 128GB / 1TB                     | 256GB / 2TB                      |
| 2DC DDIMM                         | 2S2R (4 ranks)      | 3200                 | 64GB / 512GB                    | 128GB / 1TB                      |
| 3DS RDIMM                         | 2S4R (8 ranks)      | 3200                 | 128GB / 1TB                     | 256GB / 2TB                      |
| AMD                               |                     |                      |                                 |                                  |

# "MILAN" MAXIMUM MEMORY FREQUENCY AND CAPACITY – 2 DIMM PER CHANNEL AMD

REFER TO PID 55898, PROCESSOR PROGRAMMING REFERENCE (PPR) AS THE OFFICIAL SOURCE FOR THE MEMORY SUPPORT MATRIX

|                            | DIMM Pop       | ulation / Chan | DDR4 Frequency MT/s  | Capacity<br>(8Gbit x4 devices) | Capacity<br>(16Gbit x4 devices) |
|----------------------------|----------------|----------------|----------------------|--------------------------------|---------------------------------|
| DIMM Type                  | DIMM 0         | DIMM 1         | Rome/Milan platforms | 1 channel / 8 channels         | 1 channel / 8 channels          |
|                            | -              | 1R             | 3200                 | 16GB / 128GB                   | 32GB / 256GB                    |
|                            | 1R             | 1R             | 2933                 | 32GB / 256GB                   | 64GB / 512GB                    |
| RDIMM                      | -              | 2R or 2DR      | 3200                 | 32GB / 256GB                   | 64GB / 512GB                    |
|                            | 1R             | 2R or 2DR      | 2933                 | 48GB / 384GB                   | 96GB / 768GB                    |
|                            | 2R or 2DR      | 2R or 2DR      | 2933                 | 64GB / 512GB                   | 128GB / 1TB                     |
| LRDIMM                     | -              | 4DR            | 3200                 | 64GB / 512GB                   | 128GB / 1TB                     |
| (dual die package devices) | 4DR            | 4DR            | 2933                 | 128GB / 1TB                    | 256GB / 2TB                     |
|                            | -              | 2S2R (4 ranks) | 3200                 | 64GB / 512GB                   | 128GB / 1TB                     |
|                            |                | 2S4R (8 ranks) | 3200                 | 128GB / 1TB                    | 256GB / 2TB                     |
| LRDIMM<br>(3DS devices)    | 2S2R (4 ranks) | 2S2R (4 ranks) | 2933                 | 128GB / 1TB                    | 256GB / 2TB                     |
| (000 001000)               | 2S2R (4 ranks) | 2S4R (8 ranks) | 2933                 | 192GB / 1.5TB                  | 384GB / 3TB                     |
|                            | 2S4R (8 ranks) | 2S4R (8 ranks) | 2933                 | 256GB / 2TB                    | 512GB / 4TB                     |
|                            | -              | 2S2R (4 ranks) | 2933                 | 64GB / 512GB                   | 128GB / 1TB                     |
|                            | 2S2R (4 ranks) | 2S2R (4 ranks) | 2666                 | 128GB / 1TB                    | 256GB / 2TB                     |
| 3DS RDIMM                  | -              | 2S4R (8 ranks) | 2933                 | 128GB / 1TB                    | 256GB / 2TB                     |
|                            | 2S2R (4 ranks) | 2S4R (8 ranks) | 2666                 | 192GB / 1.5TB                  | 384GB / 3TB                     |
|                            | 2S4R (8 ranks) | 2S4R (8 ranks) | 2666                 | 256GB / 2TB                    | 512GB / 4TB                     |

## "MILAN" KEY PROCESSOR SAMPLES MILESTONES



| Milestone                                 | Release <ed></ed>                         | Availability                        | Customer Usage                                                                                                          |
|-------------------------------------------|-------------------------------------------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------|
| A0 ES2: Eng Samples                       | <03/2020>                                 | 2 OPNs 64C, 32C<br>Fused non-secure | BIOS development, System Validation                                                                                     |
| B1 PR Wave 1:<br>Production Ready Samples | Starts shipping late <10/2020>            | 6 OPNs<br>Fused secure              | Final system validation regressions, Final thermal tests, Certification tests, Production solutions, Benchmark testing, |
| B1 PR Wave 2:<br>Production Ready Samples | Starts shipping <12/2020>                 | 13 OPNs<br>Fused secure             | Pilot support                                                                                                           |
| AMD Production Ramp                       | Starts shipping 3 weeks after each OPN PR | Fused secure                        | Production                                                                                                              |

Contact your customer support team for details regarding using Rome parts for Milan thermal testing

- Dates reflect start in sampling ship date
- Updates from previous revisions are marked in blue font
- <date> Reflects completed milestone
- Please contact your AMD sales representative for details on sample shipment quantities and dates

#### MILAN PR SAMPLE WAVES

## AMDA

suma only

#### 

- 64 core 225W (2P/1P), Production OPN 100-00000344, PR samples will contain -00 suffix
- 32 core 225W (2P/1P), Production OPN 100-00000345, PR samples will contain -00 suffix
- 64 core 280W (2P/1P), Production OPN 100-000000312, PR samples will contain -00 suffix
- 24 core 180W (2P/1P), Production OPN 100-000000323, PR samples will contain -00 suffix
- 16 core 155W (2P/1P), Production OPN 100-000000329, PR samples will contain -00 suffix
- 32 core 280W (2P/1P), Production OPN 100-000000313, PR samples will contain -00 suffix

#### ■ Wave 2:

- 8 core 180W (2P/1P), Production OPN 100-000000327, PR samples will contain -00 suffix
- 64 core 225W (1P), Production OPN 100-000000337, PR samples will contain -00 suffix
- 24 core 240W (2P/1P), Production OPN 100-000000317, PR samples will contain -00 suffix
- 56 core 240W (2P/1P), Production OPN 100-000000318, PR samples will contain -00 suffix
- 32 core 200W (2P/1P), Production OPN 100-000000334, PR samples will contain -00 suffix
- 16 core 190W (2P/1P), Production OPN 100-000000338, PR samples will contain -00 suffix
- 28 core 225W (2P/1P), Production OPN 100-000000319, PR samples will contain -00 suffix
- 16 core 155W (1P), Production OPN 100-00000339, PR samples will contain -00 suffix
- 16 core 240W (2P/1P), Production OPN 100-00000321, PR samples will contain -00 suffix
- 24 core 200W (2P/1P), Production OPN 100-00000340, PR samples will contain -00 suffix
- 32 core 225W (1P), Production OPN 100-00000341, PR samples will contain -00 suffix
- 24 core 200W (1P), Production OPN 100-000000342, PR samples will contain -00 suffix
- 48 core 225W (2P/1P), Production OPN 100-00000326, PR samples will contain -00 suffix

## "MILAN" PROCESSOR PRODUCT STACK

## AMD

#### REFERENCE PID 56958 POWER AND THERMAL DATA SHEET FOR DETAILS

| 2P/1P | Model | Production<br>OPN* | Default<br>TDP (W) | cTDP<br>Min (W) | cTDP<br>Max (W) | Cores | Threads | Base Freq<br>(GHz) | Max. Boost<br>Freq (GHz) | L3 Cache<br>(MB) | DDR<br>Channels | Max DDR<br>Freq<br>(1 DPC) | PCle |
|-------|-------|--------------------|--------------------|-----------------|-----------------|-------|---------|--------------------|--------------------------|------------------|-----------------|----------------------------|------|
| 2P/1P | 7763  | 100-000000312      | 280                | 225             | 280             | 64    | 128     | 2.45               | 3.5                      | 256              | 8               | 3200                       | x128 |
| 2P/1P | 7713  | 100-000000344      | 225                | 225             | 240             | 64    | 128     | 2.0                | 3.675                    | 256              | 8               | 3200                       | X128 |
| 1P    | 7713P | 100-000000337      | 225                | 225             | 240             | 64    | 128     | 2.0                | 3.675                    | 256              | 8               | 3200                       | X128 |
| 2P/1P | 7663  | 100-000000318      | 240                | 225             | 240             | 56    | 112     | 2.0                | 3.5                      | 256              | 8               | 3200                       | X128 |
| 2P/1P | 7643  | 100-000000326      | 225                | 225             | 240             | 48    | 96      | 2.3                | 3.6                      | 256              | 8               | 3200                       | X128 |
| 2P/1P | 75F3  | 100-000000313      | 280                | 225             | 280             | 32    | 64      | 2.950              | 4.0                      | 256              | 8               | 3200                       | X128 |
| 2P/1P | 7543  | 100-000000345      | 225                | 225             | 240             | 32    | 64      | 2.8                | 3.7                      | 256              | 8               | 3200                       | X128 |
| 1P    | 7543P | 100-000000341      | 225                | 225             | 240             | 32    | 64      | 2.8                | 3.7                      | 256              | 8               | 3200                       | X128 |
| 2P/1P | 7513  | 100-000000334      | 200                | 165             | 200             | 32    | 64      | 2.6                | 3.650                    | 128              | 8               | 3200                       | X128 |
| 2P/1P | 7453  | 100-000000319      | 225                | 225             | 240             | 28    | 56      | 2.75               | 3.450                    | 64               | 8               | 3200                       | X128 |
| 2P/1P | 74F3  | 100-000000317      | 240                | 225             | 240             | 24    | 48      | 3.2                | 4.0                      | 256              | 8               | 3200                       | X128 |
| 2P/1P | 7443  | 100-000000340      | 200                | 165             | 200             | 24    | 48      | 2.850              | 4.0                      | 128              | 8               | 3200                       | X128 |
| 1P    | 7443P | 100-000000342      | 200                | 165             | 200             | 24    | 48      | 2.850              | 4.0                      | 128              | 8               | 3200                       | X128 |
| 2P/1P | 7413  | 100-000000323      | 180                | 165             | 200             | 24    | 48      | 2.65               | 3.6                      | 128              | 8               | 3200                       | X128 |
| 2P/1P | 73F3  | 100-000000321      | 240                | 225             | 240             | 16    | 32      | 3.5                | 4.0                      | 256              | 8               | 3200                       | X128 |
| 2P/1P | 7343  | 100-000000338      | 190                | 165             | 200             | 16    | 32      | 3.2                | 3.9                      | 128              | 8               | 3200                       | X128 |
| 2P/1P | 7313  | 100-000000329      | 155                | 155             | 180             | 16    | 32      | 3.0                | 3.7                      | 128              | 8               | 3200                       | X128 |
| 1P    | 7313P | 100-000000339      | 155                | 155             | 180             | 16    | 32      | 3.0                | 3.7                      | 128              | 8               | 3200                       | X128 |
| 2P/1P | 72F3  | 100-000000327      | 180                | 165             | 200             | 8     | 16      | 3.7                | 4.1                      | 256              | 8               | 3200                       | X128 |

#### LIFECYCLE AVAILABILITY AMD EPYC™ 7003 SERIES CPUS





Supply subject to availability
Please contact our AMD sales representative for more information

# AMD EPYC<sup>™</sup> 7003 EXTENDED AVAILABILITY OPNS



| Cores | EPYC 7003<br>1P CPUs | Extended Availability OPNs |
|-------|----------------------|----------------------------|
| 64    | 7713P                | 7713P                      |
| 32    | 7543P                | 7543P                      |
| 24    | 7443P                |                            |
| 16    | 7313P                | 7313P                      |

| Cores | Hi Perf / Core<br>OPNs | Extended Availability<br>OPNs |
|-------|------------------------|-------------------------------|
| 32    | 75F3                   |                               |
| 24    | 74F3                   |                               |
| 16    | 73F3                   |                               |
| 8     | 72F3                   |                               |

| Cores | EPYC 7003<br>1P/2P CPUs | Extended<br>Availability<br>OPNs |
|-------|-------------------------|----------------------------------|
| C 4   | 7763                    |                                  |
| 64    | 7713                    | 7713                             |
|       |                         |                                  |
| 56    | 7763                    |                                  |
| 48    | 7643                    |                                  |
| 101   |                         |                                  |
| 32    | 7543                    | 7543                             |
| 32    | 7513                    |                                  |
|       |                         |                                  |
| 28    | 7453                    | 7453                             |
|       |                         |                                  |
| 24    | 7443                    |                                  |
| 24    | 7413                    | 7413                             |
|       |                         |                                  |
| 16    | 7343                    |                                  |
| 10    | 7313                    | 7313                             |

Supply subject to availability Please contact our AMD sales representative for more information

#### "MILAN" AGESA SCHEDULE



- AGESA will release at an approximate monthly cadence from first samples
- AGESA dates are dependent upon sample availability
- BIOS Partners: AMI, Insyde, BMC Partners: AMI, Insyde
- AMD enables IBVs to provide core BIOS. Please contact your IBV for platform BIOS release schedules. In general, IBV code is available 1-2 weeks after AGESA release.

| AGESA release       | Release Date | Milan Samples<br>Alignment | Comments                                                                                                                                                                                                                                                                 |
|---------------------|--------------|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MilanPI-SP3_1.0.0.0 | <12/04/2020> |                            | Production Release                                                                                                                                                                                                                                                       |
| MilanPI-SP3_1.0.0.1 | <02/05/2021> |                            | c: dell'                                                                                                                                                                                                                                                                 |
| MilanPI-SP3_1.0.0.2 | <04/05/2021> | COY                        | See following slide for key updates                                                                                                                                                                                                                                      |
| MilanPI-SP3_1.0.0.3 | <05/22/2021> | Cor                        | MilanPI-SP3_1.0.0.3 also adds support for a future Milan-X product. Milan-X uses the same I/O die as Milan, plus the B2 revision of the CCD die to update silicon vias for stacked L3. B2 code will only be applied to Milan-X OPNs. See following slide for key updates |
| MilanPI-SP3_1.0.0.4 | <06/25/2021> |                            | See following slide for key updates                                                                                                                                                                                                                                      |
| MilanPI-SP3_1.0.0.5 | 08/2021      |                            |                                                                                                                                                                                                                                                                          |

# MILANPI-SP3\_1.0.0.4 KEY UPDATES



- SEV-SNP feature enhancements
- B0, B1 and B2 uCode updates to resolves Erratum #1361 which will be published in the Rev 1.04 Milan Revision Guide (PID 56683)
  - B0 Milan microcode 0x0A001046, B1 Milan microcode 0x0A001137, B2 Milan-X microcode 0x0A00121D
  - The .bin files of these microcde patches will also be available on DevHub by the end of June for use with MilanPI-SP3\_1.0.0.2 and MilanPI-SP3\_1.0.0.3
- Erratum 1361: Processor May Hang When Switching Between Instruction Cache and Op Cache
  - Erratum Description: Under a highly specific and detailed set of internal timing conditions, running a program with a code footprint that exceeds 32 KB may cause the processor to hang while switching between code regions that consistently miss the instruction cache and code regions that are contained within the Op Cache.
  - Additional background: AMD observed EX WDT failures on some nodes running multi-node workloads during at-scale testing.
  - Potential Effect on System: System may hang or reset

## MILANPI-SP3\_1.0.0.3 KEY UPDATES



- Adds support for a future Milan-X product
- Provides AzSHCI V2 support with Windows Server 2022
- B1 and B2 uCode updates to resolve the following Errata which will be published in the next Milan Revision Guide (PID 56683)
- B1 Milan microcode 0x0A001133, B2 Milan-X microcode 0x0A00121A
  - 1336: RMPUPDATE May Fail to Return Error Code For 2M Guest Page
  - 1343: Executing VMRUN When a Reserved Bit Is Set in MXCSR May Cause Unpredictable Behavior
  - 1350: Unexpected Interrupt May Happen After AVIC (Advanced Virtual Interrupt Controller) Doorbell Received
  - ead h 1352: Processor May Fail to Lock RMP (Reverse Map Table) Entry For vAPIC (Virtual Advanced Programmable Interrupt Controller) Backing Page

## MILANPI-SP3\_1.0.0.2 KEY UPDATES



- Improved performance for HPC applications which use 200G IB NIC as interconnect. With prior production AGESA releases, workloads may show significant impact to IB bandwidth with MPI message sizes > 8K.
- Added option to control DDR4 DIMM Registering Clock Driver weak drive feature from JEDEC spec with default set to Disabled. AMD recommends disabling RCD weak drive due to increased risk of memory errors.
- Updated power calculation parameter to fix an incorrectly reported CPU power issue when running iperf/FIO on systems using Power Capping.
- Added option to set DLWM to (x8/x16) to optimize the performance of workloads with limited cross node traffic. The default DLWM setting for Milan remains as (x2/x8/x16).
- B1 microcode update to 0x0A00111D for Errata #1329 and #1330 which will be published in the next Milan Revision Guide (PID 56683)
  - #1329: Hypervisor with Encrypted SVM (Secure Virtual Machine) Related Pages May Experience Unpredictable Behavior If Guest Enables LBR (Last **Branch Record**)
  - #1330: SEV-SNP (Secure Encrypted Virtualization Secure Nested Paging) Guests With Last Branch Record Enabled May Experience Incorrect Alternate Injection Behavior

# CONFIGURABLE EDC WITH MILAN IRM GROUP X OPNS AND MILANPI-SP3\_0.0.9.1



#### 

- Configurable EDC (cEDC) capability is available for Milan Group X OPNs and MilanPI-SP3\_0.0.9.1 and later
- Select OPNs will support IRM Group X and will be documented in the Power and Thermal Datasheet (PID 56958)
- cEDC offers performance benefits with increased EDC above 255A, with maximum value at 300A

#### 

- PcdCfgPlatformEDC
  - Specifies the Maximum EDC limit that the platform can support based on electrical and thermal characterization of the platform.
  - Value range in hex is (0x00 0x12C) and decimal is (0-300).

#### PcdCfgEDC

- Specifies the desired EDC limit on the platform.
- In order to increase EDC Limit, **BOTH** PcdCfgEDC and PcdCfgPlatformEDC must be configured.
- The maximum allowed is 300A. AMD recommends discrete values of 255A, 280A, or 300A.
- Value range in hex is (0x00 0x12C) and decimal is (0-300).

Note: cEDC value should be configured based on the characterization and settings of your Milan platform.

Configuring the cEDC value higher than your platform capability could lead to unexpected shutdowns.

## DUAL ROME/MILAN BIOS SUPPORT WITH MILAN BO



FIRST SUPPORT IN MILANPI-SP3 0.0.8.0

- ✓ Provides the ability to combine Rome and Milan BO BIOS images in a singular BIOS flash image.
- ▲ Rome and Milan binaries are generated separately
  - Rome from RomePI
  - Milan from MilanPI
- ▲ Re-validation and QA efforts on Rome are minimized given leverage of previous Rome validation/BIOS
  - Customers will still need to confirm Rome production support with new dual image
- Dual BIOS 32MB binary image is generated by concatenating 16MB of latest Rome image with 16MB Milan PI-0.0.8.0 or later image
  - To build a dual BIOS image which supports Rome and Milan B0 silicon:
    - Rome (16MB) EFS[0x24] = 0xFE // EFS Offset 0x24, Bit0 (Second\_GEN\_EFS) must be set to 0
    - Milan (16MB) EFS[0x24] = 0xFC // EFS Offset 0x24, Bit0 and Bit1 (Multi GEN EFS) must be set to 0
    - Milan image must be in the upper 16MB and Rome image must be in the lower 16MB
  - Example of command to concatenate Rome and Milan Image: COPY /B ROMEBO\_16MB.FD + MILANBO\_16MB.FD
     DUAL 32MB.FD
- ▲ Reference PID#55758: "AMD Platform Security Processor BIOS Architecture Design Guide for AMD Family 17h and 19h Processors"

#### SINGLE BIOS IMAGE TO SUPPORT MILAN AO AND BO



- ✓ For a single BIOS image which supports both Milan A0 and B0, the following offsets are required:
  - Milan (16MB) EFS[0x24] = 0xFC // EFS Offset 0x24, Bit1 (Multi\_GEN\_EFS) must be set to 0 to support Milan B0 silicon
     // EFS Offset 0x24, Bit0 (Second\_GEN\_EFS) must be set to 0 to support Milan A0 silicon
- ▲ A single 32MB BIOS image for Rome B0, Milan A0 and Milan B0 silicon is not supported

# "MILAN" FEATURE ENABLEMENT



| Functional<br>Area  | Feature Enablement<br>with MilanPI-SP3_0.0.7.0                                                                                                                                                                                                                                                       | MilanPI-SP3_0.0.7.1 | MilanPI-SP3_0.0.7.2                                  | MilanPI-SP3_0.0.8.0                      | MilanPI-SP3_0.0.8.1                   | MilanPI-SP3_0.0.9.0 | MilanPI-SP3_0.0.9.1<br>and later |
|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------------------------------------------------------|------------------------------------------|---------------------------------------|---------------------|----------------------------------|
| Sample<br>Support   | 225W 64C, 1.6GHz base, 3.0GHz boost<br>180W 32C, 1.8GHz base, 3.0GHz boost                                                                                                                                                                                                                           |                     |                                                      | B0 support<br>dual BIOS support w/<br>B0 |                                       | PR                  |                                  |
| Power<br>Management | Core C-states, C-state Boost, P-states, CC6, DF C-<br>states, Prochot                                                                                                                                                                                                                                |                     |                                                      |                                          |                                       | onl                 |                                  |
| xGMI                | xGMI: up 18 GT/s, 3 and 4 link support (platform dependent)                                                                                                                                                                                                                                          |                     |                                                      |                                          | 500                                   | O''                 |                                  |
| Memory              | POR memory speeds for RDIMM, LRDIMM,<br>LRDIMM 3DS, RDIMM 3DS<br>Memory p-states, DRAM thermal throttling                                                                                                                                                                                            | MBIST               | NVDIMM-N                                             | for S                                    | 6 channel memory interleaving with B0 |                     |                                  |
| PCle                | Up to Gen4 x16, bifurcation, de-emphasis, IOMMU, Preferred I/O                                                                                                                                                                                                                                       |                     | +121                                                 | 10.                                      |                                       | LCLK Freq Control   |                                  |
| SATA                | Up to Gen3                                                                                                                                                                                                                                                                                           | c. 101              |                                                      |                                          |                                       |                     |                                  |
| USB                 | USB2, USB3.1 gen1                                                                                                                                                                                                                                                                                    | 4100                |                                                      |                                          |                                       |                     |                                  |
| RAS                 | MCA, MCA thresholding, MCA address translation, Data poisoning, DRAM ECC & scrubbers, DRAM UECC retry, DRAM A/C Parity and Write Data CRC, NBIO RAS, PCIe AER & ECRC, Link RAS, All watchdog timers, USB/SATA ECC, SOC parity (FCH, SMN), WHEA, PFEH, GHES assist, Post Package Repair (Soft & Hard) | AGESA memory tester | Error Disconnect<br>Recovery (EDR),<br>Surprise Down |                                          |                                       |                     |                                  |
| NVMe hot plug       | Legacy OS-First Hotplug, Legacy FW-first Hotplug                                                                                                                                                                                                                                                     |                     |                                                      |                                          |                                       |                     |                                  |
| APML                | SB-TSI, SB-RMI                                                                                                                                                                                                                                                                                       |                     |                                                      |                                          |                                       |                     |                                  |
| SPI lock            |                                                                                                                                                                                                                                                                                                      |                     | ROM Armor                                            |                                          |                                       |                     |                                  |

For LCLK Feq Control Information, see PID 56970 AMD SP3 Family 19h Models 00h–0Fh Infinity Fabric Options

# 6-CHANNEL INTERLEAVING SUPPORT WITH MILAN BO AND MILANPI-SP3\_0.0.8.1



#### ▲ 6-Channel Interleaving DIMM Configuration







Six DIMM Population in 2DPC Configuration



Twelve DIMM Population in 2DPC Configuration

#### ▲ 6-Channel Interleaving Rules

- Channels ACDEGH are the only channels capable of six-way interleaving. No other channels may be populated
- All DIMM must be of the same capacity, and only with ≤ 256GB per channel
- Six-way support requires that the interleaving size be 2KB or 4KB.
- Six-way interleaving is supported in NPS=1 only.
- Supported only on Milan B0 and requires AGESA 0.0.8.1 or newer release
- 6 channel interleaving is a feature that is supported across all Milan OPNs

#### ▲ 6-channel interleaving documentation reference

- 6 DIMM Configuration section in "Memory Population Guidelines for AMD EPYC™ 7003 Series Processors" Pub 56873 Rev 0.60 or newer.
- Interleaving Options section in "Socket SP3 Platform NUMA Topology for AMD Family 19h Models 00h-0Fh" Pub 56795 Rev 1.10 or newer
- D18F0x110...D18F0x188 [DRAM Base Address] (DF::DramBaseAddress) in "PPR Vol 2 for AMD Family 19h Model 00h A0" Pub 55898 Rev 0.92 or newer

# "MILAN" TOOLS CAPABILITIES



| Tool                                       | Current Version                                                                                                                        | Comments                                                                                                              |
|--------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|
| AMD SST (ASST)                             | <ul><li>Version 7.4.10 for Windows</li><li>Version 7.4.13 for Linux</li></ul>                                                          |                                                                                                                       |
| MemEye                                     | • Version 1.26.45                                                                                                                      | MemEye Training Guide v 1.3                                                                                           |
| AMD XpressIO                               | <ul><li>Version 3.1.2.0 for Windows</li><li>Version 3.1.2.0 for Linux</li></ul>                                                        | <ul> <li>Adds SystemDeck functionality</li> <li>AMD XpressIO (AMDXIO) Training Guide v 1.2</li> </ul>                 |
| AMD XpressIO<br>Margin Visualization (AMV) | • Version 1.50                                                                                                                         | a ma Oili                                                                                                             |
| AMD Compliance Pattern Recipe Tool         | Version 1.2                                                                                                                            | car Sulli                                                                                                             |
| Machine Error Decode Tool                  | <ul> <li>Version 2.8.19 for Windows</li> <li>Version 2.8.19 for Linux RPM</li> <li>Version 2.8.19 for Linux Debian</li> </ul>          | rial to                                                                                                               |
| RAS                                        | <ul> <li>Version 1.8.5.211 for Windows</li> <li>Version 1.8.5.482 for Linux RPM</li> <li>Version 1.8.5.481 for Linux Debian</li> </ul> | RAS Error Injection Tool Platform Guidance v 2.40                                                                     |
| AMD Validation Toolkit (AVT)               | <ul><li>Version 2.7.14 for Windows</li><li>Version 2.7.14 for Linux</li></ul>                                                          |                                                                                                                       |
| HDT                                        | • Version 20.6.71.5117                                                                                                                 | HDT20 version 20.2.21.4778 or greater is required for Milan B0                                                        |
| SDLE-2                                     | • Version 2.9.14                                                                                                                       | <ul> <li>Analysis spreadsheets and batch files v2.08</li> <li>DDR4 SDLE-2 Load Pod Installation Guide v1.0</li> </ul> |
| Net Tool Database for SPE Server           | • Version 1.0.2.20200803                                                                                                               |                                                                                                                       |
| AMD Server Schematic Checker               | • Version 1.13                                                                                                                         |                                                                                                                       |

## SP3 "MILAN" TECHNICAL DOCUMENTATION



"Milan" shares some documentation with "Rome" and "Naples". "Naples" is Family 17h models 00h-0Fh, "Rome" is Family 17h models 30h-3Fh, "Milan" is Family 19h models 00h-0Fh

| PID            | TITLE                                                                                | Release <ed></ed>                     |
|----------------|--------------------------------------------------------------------------------------|---------------------------------------|
| Product Docume | ents                                                                                 |                                       |
| 55426          | Socket SP3 Processor Functional Data Sheet                                           | <rev: 1.04="" 2020="" oct=""></rev:>  |
| 55441          | Socket SP3 Processor Electrical Data Sheet (EDS)                                     | <rev: 0.65="" 2020="" july=""></rev:> |
| 56683          | Revision Guide for AMD Family 19h Models 00h-0Fh Processors                          | <rev: 1.03="" 2021="" jun=""></rev:>  |
| 56789          | AMD Family 19h Models 00h–0Fh Processor Engineering Sample Information               | <rev: 0.72="" 2020="" feb=""></rev:>  |
| 56873          | Memory Population Guidelines for AMD EPYC™ 7003 Series Processors                    | <rev: 0.80="" 2021="" mar=""></rev:>  |
| 56795          | Socket SP3 Platform NUMA Topology for AMD Family 19h Models 00h–0Fh                  | <rev: 1.10="" 2020="" may=""></rev:>  |
| 56970          | AMD SP3 Family 19h Models 00h–0Fh Infinity Fabric Options                            | <rev: 0.75="" 2020="" nov=""></rev:>  |
| 56958          | Power and Thermal Data Sheet for AMD Family 19h Models 00h–0Fh Socket SP3 Processors | <rev: 1.10="" 2021="" jun=""></rev:>  |
| AN             |                                                                                      |                                       |



| PID             | TITLE                                                                               | Release <ed></ed>                     |  |
|-----------------|-------------------------------------------------------------------------------------|---------------------------------------|--|
| Platform Design |                                                                                     |                                       |  |
| 55423           | Thermal Design Guide for Socket SP3 Processors                                      | <rev: 1.05="" 2019="" jun=""></rev:>  |  |
| 55423           | Thermal Design Guide for SP3 Processors (PUBLIC)                                    | <rev: 2017="" 3.00="" nov=""></rev:>  |  |
| 55424           | Flotherm Thermal Model for Socket SP3 Processors User's Guide                       | <rev: 1.08="" 2020="" oct=""></rev:>  |  |
| 56211           | Socket SP3 Thermal Test User's Guide                                                | <rev: 0.16="" 2020="" feb=""></rev:>  |  |
| 55949           | Socket SP3 Thermal Test Slug (TTS) User's Guide                                     | <rev: 0.84="" 2020="" aug=""></rev:>  |  |
| 55260           | Socket SP3 Design Specification                                                     | <rev: 1.15="" 2020="" mar=""></rev:>  |  |
| 55414           | Preliminary Socket SP3 Processor Motherboard Design Guide                           | <rev: 1.10="" 2020="" nov=""></rev:>  |  |
| 55421           | Socket SP3 Processor Motherboard Schematic Checklist                                | <rev: 2020="" 3.02="" may=""></rev:>  |  |
| 55422           | Socket SP3 Processor Motherboard Layout Checklist                                   | <rev: 2020="" 3.01="" may=""></rev:>  |  |
| 56412           | AMD Socket SP3 Processor IO Configuration Guide                                     | <rev: 0.78="" 2020="" june=""></rev:> |  |
| 56799           | Server System Validation Manual for Socket SP3 Family 19h Models 00h–0Fh Processors | <rev: 0.79="" 2021="" jan=""></rev:>  |  |
| 56744           | Socket SP3 NVME Hotplug Specification for Family 19h 00h-0Fh                        | <rev: 0.91="" 2020="" july=""></rev:> |  |
| 56832           | SP3 Hardware Bringup Checklist                                                      | <rev: 1.60="" 2020="" feb=""></rev:>  |  |
| 56862           | Performance Validation Guide for Family 19h Models 00h0Fh Processors                | <rev: 1.62="" 2020="" aug=""></rev:>  |  |
| 56856           | Socket SP3 Validated Memory for Family 19h Models 00h-0Fh                           | <rev: 0.22="" 2021="" may=""></rev:>  |  |



| PID                                                              | TITLE                                                         | Release <ed></ed>                     |
|------------------------------------------------------------------|---------------------------------------------------------------|---------------------------------------|
| Infrastructure                                                   |                                                               |                                       |
| 48022                                                            | AMD Serial VID Interface 2.0 (SVI2) Specification             | <rev: 1.10="" 2020="" feb=""></rev:>  |
| 55823                                                            | Socket SP3 Post Reflow Assembly & Package Insertion Procedure | <rev: 1.10="" 2018="" feb=""></rev:>  |
| 55821                                                            | SP3 Carrier Frame Installation Procedure                      | <rev: 1.00="" 2016="" june=""></rev:> |
| 55418                                                            | Infrastructure Roadmap (IRM) for Socket SP3                   | <rev: 1.18="" 2020="" nov=""></rev:>  |
| Reference Plat                                                   |                                                               |                                       |
| Ethanol-X (EAT                                                   | Rev A                                                         |                                       |
| Ethanol Debug                                                    | Rev A                                                         |                                       |
| Diesel Power F                                                   | Rev A                                                         |                                       |
| Daytona XT (20                                                   | Rev B                                                         |                                       |
| 2U Rackmount Rome-based System with SMT DIMMs Paper Study  Rev A |                                                               |                                       |
| AN                                                               | VD Co.                                                        |                                       |



| PID           | TITLE                                                                                                                                      | Release <ed></ed>                     |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|
| Software Docs |                                                                                                                                            |                                       |
| 55898         | Processor Programming Reference (PPR) for AMD Family 19h Models 00h-0Fh Processors, Revision A0                                            | <rev: 0.92="" 2020="" june=""></rev:> |
| 55898         | Processor Programming Reference (PPR) for AMD Family 19h Models 00h-0Fh Processors, Revision B1                                            | <rev: 0.50="" 2021="" jun=""></rev:>  |
| 55483         | AMD Generic Encapsulated Software Architecture (AGESA) V9 Interface Specification                                                          | <rev: 1.64="" 2021="" jun=""></rev:>  |
| 55730         | Common Platform Module Implementation Guide                                                                                                | <rev: 1.22="" 2020="" apr=""></rev:>  |
| 56796         | AMD Family 19h, Models 00h–0Fh, ACPI v6.3 Porting Guide                                                                                    | <rev: 1.00="" 2020="" jan=""></rev:>  |
| 55758         | AMD Platform Security Processor BIOS Architecture Design Guide for AMD Family 17h and 19h Processors                                       | <rev: 1.13="" 2021="" jun=""></rev:>  |
| 48882         | AMD I/O Virtualization Technology (IOMMU) Specification                                                                                    | <rev: 2021="" 3.06="" apr=""></rev:>  |
| 56732         | Socket SP3 RAS Platform Specification and Implementation Guide for AMD Family 19h Models 00h–0Fh                                           | <rev: 1.30="" 2021="" feb=""></rev:>  |
| 56534         | Enabling Platform Secure Boot for AMD Family 17h Models 00h–0Fh and 30h–3Fh and Family 19h Models 00h–0Fh Processor-Based Server Platforms | <rev: 0.91="" 2021="" jan=""></rev:>  |
| 24592         | AMD64 Architecture Programmer's Manual Volume 1: Application Programming (PUBLIC)                                                          | <rev: 2020="" 3.23="" oct=""></rev:>  |
| 24593         | AMD64 Architecture Programmer's Manual Volume 2: System Programming (PUBLIC)                                                               | <rev: 2021="" 3.37="" mar=""></rev:>  |
| 24594         | AMD64 Architecture Programmer's Manual Volume 3: General Purpose and System Programming Instructions (PUBLIC)                              | <rev: 2021="" 3.32="" mar=""></rev:>  |
| 26568         | AMD64 Architecture Programmer's Manual Volume 4: 128-Bit and 256-Bit Media Instructions (PUBLIC)                                           | <rev: 2020="" 3.24="" may=""></rev:>  |
| 26569         | AMD64 Architecture Programmer's Manual Volume 5: 64-Bit Media and x87 Floating Point Instructions (PUBLIC)                                 | <rev: 2018="" 3.15="" may=""></rev:>  |
| 40332         | AMD64 Architecture Programmer's Manual: Volumes 1-5                                                                                        | <rev: 2021="" 4.03="" mar=""></rev:>  |
| 55766         | Secure Encrypted Virtualization API (PUBLIC)                                                                                               | <rev: 2020="" 3.24="" apr=""></rev:>  |
| 56860         | SEV Secure Nested Paging Firmware ABI Specification (PUBLIC)                                                                               | <rev: 0.90="" 2021="" apr=""></rev:>  |
| 56946         | Seasim Training Guide                                                                                                                      | <rev: 1.00="" 2020="" july=""></rev:> |

|            | PID          | TITLE                                                                                                                           | Release <ed></ed>                    |  |
|------------|--------------|---------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|--|
| Applicatio | n Notes      |                                                                                                                                 |                                      |  |
| 57084      | Java Tuning  | g Guide for AMD EPYC™ 7003 Series Processors                                                                                    | <rev: 2.00="" 2021="" mar=""></rev:> |  |
| 57080      | NVMe Tuni    | ng Guide for AMD EPYC™ 7003 Series Processors                                                                                   | <rev: 2.00="" 2021="" mar=""></rev:> |  |
| 57071      | Couchbase    | Tuning Guide for AMD EPYC™ 7003 Series Processors                                                                               | <rev: 2.00="" 2021="" mar=""></rev:> |  |
| 57091      | High Perfor  | mance Computing (HPC) Tuning Guide for AMD EPYC™ 7003 Series Processors                                                         | <rev: 2.00="" 2021="" mar=""></rev:> |  |
| 57087      | Microsoft S  | QL Server Tuning Guide for AMD EPYC™ 7003 Series Processors                                                                     | <rev: 2.00="" 2021="" mar=""></rev:> |  |
| 57072      | MongoDB 1    | Tuning Guide for AMD EPYC™ 7003 Series Processors                                                                               | <rev: 2.00="" 2021="" mar=""></rev:> |  |
| 57088      | RedHat Line  | ux Tuning Guide for AMD EPYC™ 7003 Series Processors                                                                            | <rev: 2.00="" 2021="" mar=""></rev:> |  |
| 57075      | AMD EPYC     | ™ 7003 Series Processors' Microarchitecture                                                                                     | <rev: 2.00="" 2021="" mar=""></rev:> |  |
| 57086      | Opensource   | e RDMBS Tuning Guide for AMD EPYC™ 7003 Series Processors                                                                       | <rev: 2.00="" 2021="" mar=""></rev:> |  |
| 57070      | Apache Cas   | Apache Cassandra Tuning Guide for AMD EPYC™ 7003 Series Processors                                                              |                                      |  |
| 57078      | Container T  | uning Guide on Kubernetes for AMD EPYC™ 7003 Series Processors                                                                  | <rev: 2.00="" 2021="" mar=""></rev:> |  |
| 57083      | Data Plan D  | Development Kit (DPDK) Tuning Guide for AMD EPYC™ 7003 Series Processors                                                        | <rev: 2.00="" 2021="" mar=""></rev:> |  |
| 57090      | Microsoft V  | Vindows Server Tuning Guide for AMD EPYC™ 7003 Series Processors                                                                | <rev: 2.00="" 2021="" mar=""></rev:> |  |
| 57079      | VMware vS    | AN Tuning Guide for AMD EPYC™ 7003 Series Processors                                                                            | <rev: 2.00="" 2021="" mar=""></rev:> |  |
| 57089      | VMware vS    | phere Tuning Guide for AMD EPYC™ 7003 Series Processor s                                                                        | <rev: 2.00="" 2021="" mar=""></rev:> |  |
| 57081      | VMware Ne    | etwork Tuning Guide for AMD EPYC™ 7003 Series Processor Based Servers                                                           | <rev: 2.00="" 2021="" mar=""></rev:> |  |
| 57076      | Linux Netw   | ork Tuning Guide for AMD EPYC™ 7003 Series Processor Based Servers                                                              | <rev: 2.00="" 2021="" mar=""></rev:> |  |
| 57085      | Hadoop Tui   | ning Guide for AMD EPYC™ 7003 Series Processor Based Servers                                                                    | <rev: 2.00="" 2021="" mar=""></rev:> |  |
| 57011      | Workload T   | uning Guide for AMD EPYC™ 7003 Series Processor Based Servers                                                                   | <rev: 1.00="" 2021="" apr=""></rev:> |  |
| 56882      | AMD Famil    | y 19h Models 00h-0Fh SP3 Platform Performance and Power Optimization Guide (PPOG)                                               | <rev: 1.02="" 2021="" may=""></rev:> |  |
| 56534      | Enabling Pla | atform Secure Boot for AMD Family 17h Models 00h–0Fh and 30h–3Fh and Family 19h Models 00h–0Fh Processor-Based Server Platforms | <rev: 0.91="" 2022="" jan=""></rev:> |  |



| PID                | TITLE                                                              | Release <ed></ed>                                                                           |
|--------------------|--------------------------------------------------------------------|---------------------------------------------------------------------------------------------|
| Software Downloads |                                                                    |                                                                                             |
| MilanPI-SP3        | MilanPI-SP3 Platform Initialization Package                        | <rev: 1.0.0.4="" 2021="" jun=""></rev:>                                                     |
| MilanPI_Rel_Notes  | MilanPI-SP3 Release Notes                                          | <rev: 1.0.0.4="" 2021="" jun=""></rev:>                                                     |
| EthanolX_RM_BIOS   | Ethanol-X Milan BIOS                                               | <rev: 2021="" jun="" rxm1004c=""></rev:>                                                    |
| DaytonaX_RM_BIOS   | Daytona-X Milan BIOS                                               | <rev: 2021="" jun="" rym1004c=""></rev:>                                                    |
| Insyde_BMC         | Insyde Universal BMC Binary for AMD CRBs                           | <rev: 2020="" 3.54="" nov=""></rev:>                                                        |
| Windows IO drivers | SP3 Windows Peripheral-IO Drivers SP3 Windows PSHED Plug-in Driver | <rev: 2.18.17.254="" 2021="" jun=""><br/><rev: 2.18.08.444="" 2021="" jun=""></rev:></rev:> |
| xGMI Model         | SEASIM xGMI Model for SP3 Milan                                    | <july 2020=""></july>                                                                       |
| PCIe Model         | SEASIM PCIe Model for SP3 Milan                                    | <july 2020=""></july>                                                                       |
| SEASIM             | SEASIM Tool                                                        | <july 2020=""></july>                                                                       |
| uProf              | AMD uProf 3.4                                                      | <rev: 2021="" 3.4="" apr=""></rev:>                                                         |
| AOCC Linux         | AMD Optimized CPU Libraries (AOCLv3.0)                             | <feb 2021=""></feb>                                                                         |
| AOCC Compiler      | AOCC 3.0 Compiler                                                  | <feb 2021=""></feb>                                                                         |

## SP3 "MILAN" TARGETED OPERATING SYSTEMS & HYPERVISORS





Server 2016

N - 1

**vm**ware<sup>®</sup>

**vSphere 6.7u3 P03** 



see notes



**SLES 12 SP5** 

Requires maintenance update (Mar 4, 2020 Kernel 4.12.14-122.17)









**UEK 5.5** 

#### Launch (N)

Server 2019 & 2022

**Azure Stack HCI v1** 

vSphere 7.0u1

**RHEL 8.3** 

**SLES 15 SP2** 

**Ubuntu 20.04** 

**Hypervisor 8.2** 

8.3

CentOS 8 updates end in 2021 https://centos.org/distro-faq

**UEK 6.1** 

#### Windows note:

- X2APIC/256T not supported in 2016
- Sept 2019 Media Refresh & beyond provides full 256T/x2APIC support

#### RedHat notes:

- RHEL 7.x is in maintenance mode not taking new features, therefore will not support Milan
- Milan users will need to upgrade to RHEL 8.3 (Nov 2020)
- RHEL uses a whitelist to check for known hardware configurations. RHEL versions that work for Rome are expected to boot and run, but the end-user will see the message "Unsupported Hardware Detected".

## DEVICES TESTED BY PARTNERS WITH MILAN



#### PLEASE CONTACT THE RESPECTIVE PARTNER FOR MORE INFORMATION

| Category                  | Partner            | Devices                                                                                                              |
|---------------------------|--------------------|----------------------------------------------------------------------------------------------------------------------|
|                           | Mellanox (NIC)     | 25G: MCX4121A-ACAT, MCX512A-ACAT<br>100G: MCX556A-EDAT (Gen 4), MCX623106AE-CDAT (Gen 4)<br>200G: MCX653106A (Gen 4) |
| Connectivity<br>(NIC, FC) | Broadcom (NIC)     | 1G: BCM5720-2P<br>25G: BCM957414A4142CC<br>100G: BCM957508-P2100G                                                    |
|                           | Broadcom (FC)      | 32G: LPe36000                                                                                                        |
|                           | Marvell (NIC & FC) | NIC: QL41262HLCU, QL41212HLCU-CK<br>FC: QLE2764, QLE2772                                                             |
|                           | Cornelis (NIC)     | 100G Omni-Path: 100HFA016FS                                                                                          |

## DEVICES TESTED BY PARTNERS WITH MILAN



#### PLEASE CONTACT THE RESPECTIVE PARTNER FOR MORE INFORMATION

| Category                    | Partner             | Devices                                                                                                      |
|-----------------------------|---------------------|--------------------------------------------------------------------------------------------------------------|
|                             | Broadcom (RAID/HBA) | • 9400 (Gen 3) and 9500 (Gen 4) series                                                                       |
|                             | Kioxia              | CM6 and CD6 (Gen4)                                                                                           |
|                             | Micron              | <ul> <li>CM6 and CD6 (Gen4)</li> <li>9300 (Gen 3)</li> <li>7300 (Gen 3)</li> <li>2300 M.2 (Gen 3)</li> </ul> |
| Storage                     | Samsung             | <ul> <li>PM1733, PM9A3 (Gen 4)</li> <li>PM1725b, PM983 (Gen 3)</li> </ul>                                    |
|                             | SK Hynix            | • PE8010 (Gen 4)                                                                                             |
| AM                          | Western Digital     | <ul><li>Ultrastar DC SN640 (Gen 3)</li><li>Ultrastar DC SN840 (Gen 3)</li></ul>                              |
|                             | NVIDIA              | • Tesla - V100                                                                                               |
| Accelerator<br>(dGPU, FPGA) | AMD Radeon GPU's    | • MI25, MI50, MI60, MI100                                                                                    |
|                             | Xilinx              | • Alveo: U50, U200, U250, U280, Versal                                                                       |

#### **DISCLAIMER & ATTRIBUTION**



The information presented in this document is for informational purposes only and may contain technical inaccuracies, omissions and typographical errors.

The information contained herein is subject to change and may be rendered inaccurate for many reasons, including but not limited to product and roadmap changes, component and motherboard version changes, new model and/or product releases, product differences between differing manufacturers, software changes, BIOS flashes, firmware upgrades, or the like. AMD assumes no obligation to update or otherwise correct or revise this information. However, AMD reserves the right to revise this information and to make changes from time to time to the content hereof without obligation of AMD to notify any person of such revisions or changes.

AMD MAKES NO REPRESENTATIONS OR WARRANTIES WITH RESPECT TO THE CONTENTS HEREOF AND ASSUMES NO RESPONSIBILITY FOR ANY INACCURACIES, ERRORS OR OMISSIONS THAT MAY APPEAR IN THIS INFORMATION.

AMD SPECIFICALLY DISCLAIMS ANY IMPLIED WARRANTIES OF MERCHANTABILITY OR FITNESS FOR ANY PARTICULAR PURPOSE. IN NO EVENT WILL AMD BE LIABLE TO ANY PERSON FOR ANY DIRECT, INDIRECT, SPECIAL OR OTHER CONSEQUENTIAL DAMAGES ARISING FROM THE USE OF ANY INFORMATION CONTAINED HEREIN, EVEN IF AMD IS EXPRESSLY ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

#### **ATTRIBUTION**

© 2021 Advanced Micro Devices, Inc. All rights reserved. AMD, the AMD Arrow logo and combinations thereof are trademarks of Advanced Micro Devices, Inc. in the United States and/or other jurisdictions. Other names are for informational purposes only and may be trademarks of their respective owners.